ASIC Technical Program Manager

EtchedSan Jose, CA
Onsite

About The Position

Etched is seeking a highly skilled and motivated ASIC Technical Program Manager to join our silicon team. This is a hands-on, high-accountability role for someone who has lived inside the ASIC development cycle and can drive technical execution, not just track it. You will own program coordination across Physical Design, DFT, DV, and RTL teams while managing relationships with external vendors including IP providers, implementation partners, and EDA tool vendors. The ideal candidate has real tape-out experience, understands the full RTL-to-GDSII flow, and operates with the urgency and proactivity that a first-silicon program demands.

Requirements

  • At least one full ASIC tape-out under your belt. You should be able to speak fluently to what that process looks like end-to-end.
  • Solid understanding of the RTL-to-GDSII flow, including where Physical Design, DFT, DV, and RTL teams intersect and hand off to each other.
  • 5+ years of experience in technical program management, engineering program management, or a closely related role within the semiconductor or hardware space.
  • Experience working directly with external EDA vendors or implementation partners - you’ve been in those rooms and know how to hold your ground.
  • Exceptional follow-through and proactivity. You chase down dependencies; you don’t wait for them to surface.
  • Strong communication and facilitation skills - you set a productive tone in meetings, keep discussions on track, and bring people to alignment.
  • Comfort with fast-paced, ambiguous startup environments where priorities shift and programs evolve quickly.
  • Bachelor’s degree in Engineering, Computer Science, or a related field.

Responsibilities

  • Own program management across Physical Design, DFT, DV, RTL, and Post-Silicon teams.
  • Understand inter-team dependencies - know who owns what, when handoffs need to happen, and what needs to be signed off before downstream work can begin (e.g., RTL version gates for synthesis, DFT insertion checkpoints, ECO cycles).
  • Engage directly with external vendors, including EDA partners and implementation partners.
  • Hold vendors accountable to timelines and deliverables.
  • Be prepared to push back, defend Etched’s technical requirements, and escalate when needed.
  • Proactively surface critical path risks, schedule slippage, and cross-team blockers.
  • Develop mitigation strategies in partnership with engineering leads and escalate appropriately to technical and executive stakeholders.
  • Manage the scheduling and execution of complex, multi-team hardware programs.
  • Keep projects on track across tape-out milestones, synthesis respins, and signoff cycles.
  • Provide regular, clear updates to engineering leads, VP-level stakeholders, and executive leadership on project status, risks, and decisions required.
  • Set the tone for meetings, facilitate alignment, mediate technical disagreements, and drive to decisions.
  • Work with ops and engineering teams to maintain accurate tracking of program state, action owners, and open items.
  • Support the adoption of tooling and dashboards that improve engineering visibility - though dashboard creation itself sits with the ops team.
  • Bring enough ASIC domain knowledge to communicate credibly with engineers across the design stack and with external partners.
  • Know the difference between a .3 and .5 RTL release, understand where DFT fits in the flow, and have a feel for what a synthesis restart actually involves.

Benefits

  • Medical, dental, and vision packages with generous premium coverage
  • $500 per month credit for waiving medical benefits
  • Housing subsidy of $2k per month for those living within walking distance of the office
  • Relocation support for those moving to San Jose (Santana Row)
  • Various wellness benefits covering fitness, mental health, and more
  • Daily lunch and dinner in our office
© 2026 Teal Labs, Inc
Privacy PolicyTerms of Service