SITECH TEST ENGINEERING MANAGER

Advanced Micro Devices, IncAustin, TX
Onsite

About The Position

At AMD, our mission is to build great products that accelerate next-generation computing experiences—from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you’ll discover the real differentiator is our culture. We push the limits of innovation to solve the world’s most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. AMD is seeking a Test Engineering Manager to lead post-silicon test execution for advanced test chip programs. In this role, you will manage a team accountable for automated test equipment (ATE) hardware, software, test development, and large-scale data analysis. You will drive innovation in test methodology, quality, cost efficiency, and analytics, while partnering closely with design, DFT, manufacturing, packaging, and product teams. The results produced by your team will directly shape future product architectures and manufacturing adoption strategies.

Requirements

  • Technically strong leader who combines deep test engineering experience with disciplined execution and clear communication.
  • Analytical, detail-oriented, and comfortable operating in ambiguity.
  • Build trust within teams, collaborate effectively across organizations, and able to influence technical direction through data-driven insights.
  • Bachelor or Master degree in Electrical Engineering, Computer Engineering, Manufacturing Engineering, or a related technical discipline.

Nice To Haves

  • Hands-on experience developing and debugging tests, patterns, and vectors on Automated Test Equipment (V93K, Teradyne, UFlex)
  • Strong coding experience in algorithm design and deployment
  • Demonstrated success leading engineering teams and managing complex, multi-site projects
  • Strong yield analysis skills, including Pareto analysis, population characterization, and outlier isolation
  • Experience presenting technical findings and recommendations to senior leadership
  • Familiarity with advanced silicon technologies, DFT methodologies, and post-silicon validation flows

Responsibilities

  • Lead, mentor, and develop a team of ATE test and yield engineers
  • Own execution of multiple concurrent test-chip programs across global test facilities
  • Define and implement comprehensive test strategies including ATE hardware, software, fixtures, and lab equipment
  • Partner with corporate test and DFT teams to align on test architecture and software infrastructure
  • Develop and maintain a reusable library of scalable ATE test methods
  • Lead debug of complex silicon, hardware, and software issues across the test flow
  • Provide early design feedback on DFT and testability during pre-silicon phases
  • Drive adoption of new test technologies to improve efficiency, coverage, and cost
  • Analyze, interpret, and present silicon and yield data to senior technical and executive stakeholders

Benefits

  • AMD benefits at a glance.
© 2026 Teal Labs, Inc
Privacy PolicyTerms of Service