NVIDIA's Silicon Co-Design Group (SCG) sits at the intersection of architecture, silicon, systems, and manufacturing — where engineering judgment at the highest level drives real-world product outcomes at scale. We are hiring a Senior TPM who doesn't just lead programs but shapes them: A Senior TPM who has owned SoC programs from architecture through tape-out, bring-up, and productization—not by coordinating meetings, but by owning outcomes, schedules, and trade-offs. They combine deep hands-on knowledge of bring-up and validation with the judgment to see integration risks across silicon, systems, and software, and they drive alignment across engineering, operations, and product without deferring hard calls. They operate effectively when requirements and architecture are still changing. They identify dependencies and misalignment early, before crises develop. They close risks with mitigation plans that engineers respect. They improve how the organization completes work after each program. They are credible on silicon hardware logistics (silicon, boards, peripherals), so validation and bring-up stay unblocked. The exceptional hire also uses AI deliberately: they have hands-on experience with AI-powered program management tools (e.g., automated status, risk, and dependency signals) and can tell what improves outcomes versus what adds noise. This role requires on-site teamwork in Santa Clara, a minimum of three days per week.
Stand Out From the Crowd
Upload your resume and get instant feedback on how well it matches this job.
Job Type
Full-time
Career Level
Senior