Senior Applications and Solutions Engineer - Foundry Services

IntelChandler, AZ
$122,440 - $232,190Hybrid

About The Position

Intel Foundry is a systems foundry transforming the global semiconductor industry by delivering cutting-edge silicon process and packaging technology leadership for the AI era. Intel Foundry will be differentiated from other foundries by our world class industry-leading IP portfolio that customers can choose from including rich IP ecosystem including x86 cores, graphics, AI, and Arm/RISC-V IPs, world-class design services, and operationally resilient global manufacturing with committed capacity in the US and Europe. Position Overview We seek a Senior ASIC Design Engineer to provide technical support to Intel Foundry Services customers on PDKs through ASIC design implementation flows and to perform ASIC physical design execution with specialized focus on complex multi-voltage domain (UPF/CPF) designs and power-intent (VCLP and Conformal LP) verification signoff. This role drives quality improvements in design kits, supports customers through successful tape-outs, and performs ASIC design service on complex multi-voltage domain designs.

Requirements

  • US Citizenship required.
  • Ability to obtain a US Government Security Clearance.
  • Bachelor's degree in Electrical / Computer Engineering, Computer Science, or in a STEM related field of study.
  • 4+ years of experience with advanced CMOS processes (16nm and below).
  • 3+ years of experience in ASIC design implementing and verification in area of low power, multi-voltage domain
  • 3+ years of experience in scripting languages like Python, Perl, Tcl, and/or shell scripting

Nice To Haves

  • Active US Government Security Clearance with a minimum of Secret level
  • Post Graduate degree in Electrical / Computer Engineering, Computer Science, or in a STEM related field of study
  • Experience with state-of-the-art process technology (7nm and below)
  • Hands-on experience in physical design Implementation and verification methodology for multi-voltage domain in SoC design
  • Experience using EDA tools for multi-power domain design (UPF/CPF) implementation and power-intent verification (VCLP, Conformal LP) at block and at SOC level
  • Experience in writing and debugging UPF/CPF for multi-voltage domain designs
  • Customer-facing experience in technical support roles

Responsibilities

  • Provide comprehensive technical support to Intel Foundry Services customers on PDKs, digital reference flows and digital design signoff methodologies in multi-voltage domain implementation and verification.
  • Support and deliver ASIC/Digital tool/flow/methodology solutions, especially in multi-voltage domain design implementation and verification using Cadence and Synopsys tool suites.
  • Have deep knowledge of UPF/CPF (level-shifter, isolation, power gating, retention, always-on) implementation and verification using (VCLP and Conformal LP).
  • Have experience in writing and debugging UPF/CPF for multi-voltage domain designs.
  • Drive customer success through expert guidance and have strong hand-on experience in ASIC design execution
  • Drive quality improvements in design kits and documentation through ASIC design reference flow validation and comprehensive documentation review
  • Create application notes, technical design checklists, and deliver training presentations to customers and internal teams
  • Establish and maintain high quality design through implementation and verification methodologies and checklists

Benefits

  • competitive pay
  • stock bonuses
  • health
  • retirement
  • vacation
© 2026 Teal Labs, Inc
Privacy PolicyTerms of Service