Advanced Package Technology, Principal Engineer

Marvell TechnologyAustin, TX
$168,400 - $249,310

About The Position

The Marvell Advanced Packaging R&D team is responsible for package design and technology development to meet the electrical, mechanical, thermal and system requirements for the next generation high performance computing (HPC), Artificial Intelligence (AI) and networking solutions. The group focuses on signal integrity, power integrity, thermal integrity, mechanical integrity, processability, manufacturability, and reliability, involving high speed signaling and complex power delivery networks (PDNs) requiring innovative and custom solutions to meet constantly evolving customer needs. Many of the new designs require multi-chip, multiple component configurations involving, but not limited to, 2.5D and 3D packages, Co-packaged copper or optics and advanced substrates. Marvell has partnered with the world's leading manufacturers to solve our customer’s most challenging designs and integrations with industry-leading packaging technologies.

Requirements

  • Experience in advanced package and substrate technologies with deep understanding of process and materials, component and board level reliability, warpage and thermal management.
  • Experience in managing substrate and assembly material vendors, substrate manufacturers, OSATs and foundries.
  • Deep knowledge of Electrical Engineering concepts, circuit extractions and simulation, as well as design methodology and strategies.
  • Experience in signal and power integrity simulations, analysis and optimization for 2.5D and 3D packages including interface with memory, interposer, substrates and PCBs.
  • Ability to determine optimal signal routing, power delivery verification and package size determination
  • Bachelor's degree in mechanical engineering, material science or related fields and 15+ years of related professional experience or master’s degree and 12+ years of related professional experience or PhD degree / post-doc with 8+ years of experience.
  • Experience interfacing with product design teams for optimized floor-planning, package related design input and power delivery network design.
  • Bachelor's degree in electrical engineering or related fields and 15+ years of related professional experience in signal and power integrity, or master’s degree and 10+ years of related professional experience, or PhD degree with 8+ years of experience.
  • Ability to develop an idea into a proof of concept and then a proof of concept into a productizable technology
  • Deep understanding of fundamental concepts of signal and power integrity, transmission line and electromigration, and the ability to apply those concepts to create new design rules and explore new technologies utilizing current baseline for 2.5D/3D package technology including (a) CoWoS-S/R/L, (b) EMIB-T, (c) CPO, (d) CPC.
  • Mastery in tools and workflows to guide and enable the team on what sims need to be run: previous hands-on experience with signal and power integrity analyses using Cadence Sigrity PowerSI and Ansys SIwave; EM sims using Ansys HFSS, SI-Wave, Cadence Clarity, and the ability to correlate that with real world challenges is a required skill.
  • Good understanding of interposer, substrate, package, PCB level design rules, ability to perform routing feasibility studies using Cadence APD or PCB editor.
  • Good understanding of chip-package interactions and failure mechanism at component and board level, thermal and warpage management.
  • Ability to manage programs involving cross-functional teams.
  • Strong interpersonal skills and willingness to learn new things are necessary along with the ability to work with stakeholders in multiple time zones across the globe.
  • Ability to influence vendors to align their roadmap with company goals.
  • Strong communication, presentation and documentation skills

Nice To Haves

  • Prior experience in data center AI accelerators, networking silicon, or custom HPC silicon.
  • Board, system and rack level integration, thermal, mechanical, signal and power analysis.
  • Ability to influence senior stakeholders across architecture, silicon design, system platform engineering, and supply chain
  • Experience setting roadmaps, not just executing them.
  • Experience with silicon disaggregation and reaggregation and memory integration.
  • Demonstrated leadership driving cross-company supplier programs.
  • Experience with VNA and TDR measurements for package and PCB characterization
  • Experience in advanced package and substrate technologies with understanding of process and materials, component and board level reliability, warpage and thermal management.

Responsibilities

  • Develop packaging technology roadmap for AI XPU, XPU-attach and Switch
  • Explore technologies beyond what is currently available, make recommendations, and create and protect IP to maximize performance.
  • Create new package technology concepts from open ended ideas, perform routing feasibility, signal and power integrity studies for design optimization.
  • Explore technology feasibility and create proof-of-concept samples and productize technologies.
  • Define package architecture including chiplet topology, interposer/substrate scaling, power delivery network strategy, and thermal design envelope.
  • Lead co-design efforts across silicon design, floorplanning, PDN modeling, and mechanical/thermal reliability.
  • Lead package material selection, substrate stack-up definition, mechanical modeling, and reliability analysis.
  • Partner with silicon design teams to co-optimize die floorplan, bump map, TSV, and RDL requirements.
  • Work with OSATs / Foundry partners to evaluate process capability, manufacturability, yield, and cost.
  • Drive package qualification and reliability validation to volume readiness.

Benefits

  • employee stock purchase plan with a 2-year look back
  • family support programs to help balance work and home life
  • robust mental health resources to prioritize emotional well-being
  • recognition and service awards to celebrate contributions and milestones
© 2026 Teal Labs, Inc
Privacy PolicyTerms of Service