Snap-posted 2 days ago
Full-time • Mid Level
Onsite • Vancouver, WA
1,001-5,000 employees

Snap Inc is a technology company. We believe the camera presents the greatest opportunity to improve the way people live and communicate. Snap contributes to human progress by empowering people to express themselves, live in the moment, learn about the world, and have fun together. The Company’s three core products are Snapchat , a visual messaging app that enhances your relationships with friends, family, and the world; Lens Studio , an augmented reality platform that powers AR across Snapchat and other services; and its AR glasses, Spectacles . Spectacles is home to our hardware products with a world-class research & development team. We are focused on pushing the boundaries of what a camera can be, specifically overlaying computing on the real world. Next Generation Spectacles are our first pair of glasses that bring augmented reality to life. We’re looking for a Design Verification Engineer to join the Spectacles Team at Snap Inc! What you’ll do: Work as part of a multi-disciplinary team designing display Integrated Circuits for AR Work closely with digital design, analog logic, software and verification engineers Develop and implement UVM-based and assertion-based testbenches Create and execute verification test plans, including functional coverage and code coverage Utilize Siemens Questa tool set for verification and debug tasks Specify and configure tools and create automation

  • Work as part of a multi-disciplinary team designing display Integrated Circuits for AR
  • Work closely with digital design, analog logic, software and verification engineers
  • Develop and implement UVM-based and assertion-based testbenches
  • Create and execute verification test plans, including functional coverage and code coverage
  • Utilize Siemens Questa tool set for verification and debug tasks
  • Specify and configure tools and create automation
  • Strong knowledge of UVM and SystemVerilog for advanced verification methodologies
  • Strong knowledge of digital functional simulation, and tools such as Siemens Questa
  • Strong knowledge of good Verilog RTL coding practices
  • Scripting and automation, such as TCL, Make, Perl, Python and Shell scripts in Linux environment
  • Excellent written and verbal English communication
  • BSEE or MSEE or relevant years of experience
  • 10+ years of experience in ASIC Design Verification
  • Experience with entire verification process from planning to sign-off
  • Experience with Siemens’ UVM Framework
  • Experience in emulation
  • Experience in RTL design
  • Familiarity with video and display systems, MIPI, AMBA, I2C, SPI protocols and embedded microcontroller
  • Familiarity with ASIC test or production flow
  • Ideal candidate is a self-starter, can organize complex issues and drive them to closure
  • Able to multitask and prioritize
  • Snap Inc. is its own community, so we’ve got your back!
  • We do our best to make sure you and your loved ones have everything you need to be happy and healthy, on your own terms.
  • Our benefits are built around your needs and include paid parental leave, comprehensive medical coverage, emotional and mental health support programs, and compensation packages that let you share in Snap’s long-term success!
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service