Staff TPU Design Manager, Silicon

GoogleMountain View, CA
3d

About The Position

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Requirements

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 10 years of experience with RTL design using Verilog/System Verilog and microarchitecture.
  • 4 years of experience in leading IP/SoC design teams.
  • Experience with Advanced RISC Machine (ARM) based SoCs, interconnects, and ASIC methodology.

Nice To Haves

  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • 12 years of experience with IP design for IPs in Machine Learning, Neural Processors, Multimedia or GPUs.
  • Experience with methodologies for low power estimation, timing closure, and synthesis.
  • Experience managing technical teams.
  • Ability to drive a multi-generational roadmap for IP development.

Responsibilities

  • Manage a team that delivers Machine Learning IPs for Google Silicon SoCs.
  • Define microarchitecture details for Machine learning processors and accelerators along with specification of data flows and integration requirements for Subsystem Development.
  • Oversee Register-Transfer Level (RTL) development, debug functional/performance simulations.
  • Meet schedule commitments and provide support to customers.
  • Participate in synthesis, timing/power estimation, and FPGA/silicon bring-up.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service