Analog Devices-posted 10 days ago
$118,988 - $178,481/Yr
Full-time • Mid Level
Colorado Springs, CO
5,001-10,000 employees

Analog Devices is committed to investing in our people and their growth. One way we can do this is by establishing a cutting-edge Entry Level Hiring program. This program features high impact professional development, opportunities to drive meaningful projects that are directly tied to business goals, and unique executive exposure. Our duty is to develop the next generation of talent in our communities and provide them with a pathway to apply their academic skills in the real-world. At ADI, our early career hires will learn from the brightest minds who are dedicated to their growth, development, and success. From an industry perspective, incoming new career hires are surrounded by employees that represent the best of the best minds in their respective fields. now for the opportunity to grow your career and help innovate ahead of what’s possible! The Data Center & Energy team is seeking a motivated design engineer to provide support to our Cloud Power BU located at ADI’s Austin, TX, USA. As an individual contributor, the candidate will be working closely with a group of about 15 engineers. The project provides unique learning opportunities related to advanced mixed signal design verification techniques.

  • Verification of mixed signal designs and sub-systems using leading edge verification methodologies.
  • Contribute and influence the decisions on methodologies to be adopted for the verification.
  • Architect the testbench and develop in UVM or Formal based verification approaches.
  • Integrate the block testbench in chip-level UVM environment and verify integration.
  • Define testplans, tests and verification methodology for block / chip-level verification.
  • Work with the design team in generating test-plans and closure of code and functional coverage.
  • Continuous interaction with analog and digital teams in enabling top-level chip verification.
  • Support post-silicon verification activities of the products working with design, product evaluation, and applications engineering team.
  • Bachelor's or Master’s degree in Electrical or Computer Engineering.
  • 7+ years of hands-on experience in SystemVerilog/UVM.
  • Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments.
  • Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle.
  • Experience in developing test benches using System Verilog and OVM/UVM.
  • Knowledge of test-plan generation, coverage analysis, transaction level modeling, pseudo and constrained random techniques, assertion based and formal verification techniques with System Verilog.
  • Experience of pre and post-silicon verification test flow and automated test benches.
  • Familiarity with verification on multiphase DC-DC controllers.
  • Experience with verification of ARM/RISC-V based sub-systems or SoCs.
  • Experience with verification of voltage interfaces like PMBUS, AVS, SVID, SVI3 etc.
  • Experience with revision control systems like Perforce, Git etc.
  • Verilog, C/C++, System C, TCL/Perl/Python/shell- scripting.
  • RTL design/front-end design experience.
  • Experience with analog SV-RNM/EE-net modeling
  • Experience with formal verification methodology.
  • Strong interpersonal, teamwork and communication skills.
  • Self-motivated and enthusiastic.
  • medical
  • vision
  • dental coverage
  • 401k
  • paid vacation
  • holidays
  • sick time
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service