Sr. Staff Design Verification Engineer

Marvell TechnologyIrvine, CA

About The Position

About Marvell Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. Your Team, Your Impact Infrastructure Processor Business Unit, a part of Networking and Processor Business Group, encompasses OCTEON and the award-winning OCTEON Fusion-M® product families. The SoC family of multi-core CPU processors and Radio Access SoCs offer best-in-class performance, low power, rich software ecosystem, virtualization features, and open source application support with highly optimized custom ARM CPU cores providing an excellent solution for a highly flexible end-to-end optimized 5G platform. As part of the Infrastructure Processor unit at Marvell, you will verify all of the circuitry that goes inside our chips for the general market and for specific customers. These chips use cutting-edge technology to facilitate data transfers at high speeds, and you will help verify that each design meets our customers’ specifications whether they’re a major telecom organization or automotive company, etc. What You Can Expect As a Sr. Staff Engineer, candidate will be responsible for developing verification plans and architecting test benches to validate DUT (Devise Under Test) functionality in simulation of application specific integrated circuit (ASIC/Integrated Circuit).

Requirements

  • BS or MS (Electrical or Computer Engineering ) or Equivalent Degree with 7+ years of experience
  • Proficient with SystemVerilog, HDL languages, Object Oriented Programming and Scripting Languages.

Responsibilities

  • Interpreting architectural and design requirements
  • Writing verification test plans and requirements
  • Developing and using complex test benches
  • Implementing directed and constrained random test cases
  • Collecting, analyzing, and enhancing functional and code coverage
  • Debugging issues in the requirements, tools, simulation environment, test cases, and DUT
  • Performing Object Oriented programming (System Verilog and C++)
  • Participating in System Verilog Verification using a framework such as UVM or other industry standard methodologies
  • Extensive PCIe related pre- and post- silicon debug (HW lab debug and Simulation)
  • Skills to use Logic analyzers and Oscilloscopes Verification automation and scripting
  • Use Perl/Shell/Python scripting skills and Extensive markup language XML to design/simulation environment automation
  • Hardware/Firmware interaction and Firmware programming
  • knowledge of Microprocessors and assembly language

Benefits

  • Marvell is committed to providing exceptional, comprehensive benefits that support our employees at every stage - from internship to retirement and through life’s most important moments.
  • Our offerings are built around four key pillars: financial well-being, family support, mental and physical health, and recognition.
  • Highlights include an employee stock purchase plan with a 2-year look back, family support programs to help balance work and home life, robust mental health resources to prioritize emotional well-being, and a recognition and service awards to celebrate contributions and milestones.
  • We look forward to sharing more with you during the interview process.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Number of Employees

1,001-5,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service