Senior Test Engineer

MicrosoftRedmond, WA
7h

About The Position

Microsoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team behind Microsoft’s expanding Cloud Infrastructure and responsible for powering Microsoft’s “Intelligent Cloud” mission. SCHIE delivers the core infrastructure and foundational technologies for Microsoft's over 200 online businesses including Bing, MSN, Office 365, Xbox Live, Teams, OneDrive, and the Microsoft Azure platform globally with our server and data center infrastructure, security and compliance, operations, globalization, and manageability solutions. Our focus is on smart growth, high efficiency, and delivering a trusted experience to customers and partners worldwide and we are looking for passionate engineers to help achieve that mission. The Compute Silicon & Manufacturing Engineering (CSME) organization within SCHIE is responsible for design, development, manufacturing and packaging of Microsoft's state-of-the-art computer chips, notably the Azure Cobalt. Our solutions provide sustainable strategic advantage to Microsoft and enable our customers to achieve more. As Microsoft's cloud business continues to grow the ability to deploy new offerings and hardware infrastructure on time, in high volume with high quality and lowest cost is of paramount importance. To achieve this goal, the Silicon Manufacturing and Packaging Engineering team is instrumental in defining and delivering operational measures of success for hardware manufacturing, improving the planning process, quality, delivery, scale and sustainability related to Microsoft cloud hardware. We are looking for seasoned engineers with a dedicated passion for customer focused solutions, insight and industry knowledge to envision and implement future technical solutions that will manage and optimize the Cloud infrastructure. We are looking for a Senior Test Engineer to join the team.

Requirements

  • Doctorate in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 1+ year(s) technical engineering experience OR Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 4+ years technical engineering experience OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 5+ years technical engineering experience OR equivalent experience.
  • Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include but are not limited to the following specialized security screenings: Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud Background Check upon hire/transfer and every two years thereafter.
  • This role will require access to information that is controlled for export under export control regulations, potentially under the U.S. International Traffic in Arms Regulations or Export Administration Regulations, the EU Dual Use Regulation, and/or other export control regulations. As a condition of employment, the successful candidate will be required to provide either proof of their country of citizenship or proof of their US. residency or other protected status (e.g., under 8 U.S.C. 1324b(a)(3)) for assessment of eligibility to access the export-controlled information. To meet this legal requirement, and as a condition of employment, the successful candidate’s citizenship will be verified with a valid passport. Lawful permanent residents, refugees, and asylees may verify status using other documents, where applicable.

Nice To Haves

  • Doctorate in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience OR Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 6+ years technical engineering experience OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 8+ years technical engineering experience OR equivalent experience.
  • 5+ years of experience in integrated circuit development, including pre-silicon, first silicon bring-up, or new product introduction.
  • 5+ years of experience in product and test engineering, with hands-on exposure to ATE test program development, bring-up, and debug for embedded memories and MBIST.
  • Experience working on complex SoCs or chips, including exposure to high-performance, AI, or advanced-node designs.
  • Clear written and verbal communication skills with the ability to present technical data effectively.
  • Experience collaborating with cross-functional teams in a structured development environment.
  • Working knowledge of probability, statistics, and basic DOE concepts.
  • Familiarity with DFT and DFM techniques.
  • Experience with MBIST methodologies and memory test flows.
  • Understanding silicon bring-up, debug, and characterization on ATE platforms (e.g., Advantest 93K).
  • Exposure to mixed-signal IP test development is a plus.
  • Basic device physics background.
  • Demonstrated adaptability, curiosity, and constructive problem-solving approach.
  • Strong Growth Mindset with a desire to learn and expand technical depth.
  • Fundamentals of computer architecture.
  • Good unit and integration testing skills.
  • Proficiency with Linux-based environments.
  • Experience debugging and optimizing software used in test or validation flows.
  • Customer-focused mindset with attention to quality and execution.
  • Demonstrated ability to deliver results on assigned tasks with guidance.
  • Sound technical judgment in scoping and resolving well-defined problems.

Responsibilities

  • Responsible for product and engineering activities supporting new product development and manufacturing, with primary focus on memory test.
  • Contribute to silicon bring-up, validation, and manufacturing readiness while working closely with cross-functional partners.
  • Support semiconductor IC development across fabrication, manufacturing test, and packaging phases.
  • Contribute to ATE test program development, including test method implementation, test bring-up, silicon characterization, debug, and yield analysis for embedded memories.
  • Execute defined test plans and methodologies while identifying issues and escalating risks with clear technical data.
  • Apply working knowledge of Design-for-Test (DFT), silicon fabrication processes, product qualification and reliability, and basic transistor theory.
  • Collaborate with design, DFT, product, and manufacturing teams to support memory test readiness and issue resolution.
  • Gain exposure to product domains such as high-performance computing, AI, GPUs, and telecom, as applicable to assigned projects.
  • Apply industry-standard DFT features, including Memory BIST, JTAG, and at-speed testing.
  • Support Memory BIST test content generation, pre-silicon validation, and post-silicon debug activities.
  • Understand Memory BIST algorithms, failure mechanisms, and fault models.
  • Utilize industry-standard MBIST diagnosis tools and support redundancy repair techniques under guidance.
  • Work with Design DFT teams to support simulation and emulation activities for memory test validation.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service