Senior Electrical Engineer-FPGA Verification

RTXMarlborough, MA
Onsite

About The Position

At RTX, the world largest aerospace and defense company, 185,000 great minds are united by purpose and inspired to make a difference solving the world’s most complex problems. With our three market leading businesses, world-class operations and investments in research and development, we offer capabilities and opportunity no one else can. Together, we push the boundaries of known science and find new ways to connect and protect our world. The Radar Digital Products (RDP) Department at Raytheon is seeking an experienced Senior level Electrical Engineer to verify FPGA based designs for control and/or signal processing radar applications. This position can be for the Tewksbury, MA location or the Marlborough, MA location.

Requirements

  • Typically requires a degree in Science, Technology, Engineering or Mathematics (STEM) and a minimum of 5 years of prior relevant experience
  • Digital design verification
  • Proficient in SystemVerilog for verification
  • Hands-on experience verifying designs using UVM-based testbenches.
  • Proficiency with industry-standard simulators (e.g., Questa, VCS, Xcelium)

Nice To Haves

  • Experience designing FPGAs using VHDL/Verilog
  • Solid understanding of constrained-random verification and functional coverage methodology
  • Familiarity with AXI, PCIe, Ethernet, DDR protocols.
  • Experience with regression management and debug of complex, intermittent failures
  • Ability to develop and maintain verification plans tied to design specifications and coverage closure criteria
  • Experience with version control systems (e.g., Git, ClearCase, SVN) in a team-based development environment
  • Proficiency with Git. Branching strategies, pull requests, and collaborative workflows
  • Experience with UVMF (UVM Framework) for structured, reusable testbench development
  • Familiarity with Vivado and Quartus FPGA simulation flows
  • Experience with scripting languages (Python, Tcl, Perl) for test automation and tooling
  • Familiarity with SLURM workload manager for job scheduling and compute cluster resource management
  • Prior experience mentoring junior verification engineers
  • Existing DoD security clearance

Responsibilities

  • Own or contribute to the successful completion of FPGA-based designs, on time and on budget
  • Verify designs utilizing self-checking techniques with directed and constrained random tests, while tracking functional and code coverage using UVM
  • Create complete documentation including verification plan and report
  • Demonstrate self-motivation, with little supervision required
  • Work cooperatively with systems, hardware, software engineers, and program management to ensure product success
  • Support internal and external technical reviews

Benefits

  • medical
  • dental
  • vision
  • life insurance
  • short-term disability
  • long-term disability
  • 401(k) match
  • flexible spending accounts
  • flexible work schedules
  • employee assistance program
  • Employee Scholar Program
  • parental leave
  • paid time off
  • holidays
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service