Senior Design Engineer AI SoC Development

IntelFolsom, CA
2dHybrid

About The Position

Intel's AI SoC organization develops cutting-edge products powering a wide range of AI applications—from edge devices to data center accelerators. If you are an engineer with strong technical and communication skills who thrives in a fast-paced environment with abundant learning opportunities, this is your chance to shape the future of AI hardware. Role Overview As a Senior SoC Design Engineer, you will be responsible for defining, implementing, and validating complex SoC IP blocks and subsystems, ensuring they meet stringent power, performance, and security requirements. You will collaborate across architecture, verification, and physical design teams to deliver high-quality silicon for next-generation AI solutions.

Requirements

  • Bachelor's or master's degree in electrical engineering, Computer Engineering, or Computer Science or related field with 10+ years of experience.
  • 7+ years of experience in RTL design and implementation for ASIC/SoC development.
  • Ability to lead projects, work cross-functionally, and deliver under tight schedules
  • Strong communication skills and a collaborative mindset

Nice To Haves

  • Proven ability to solve complex design challenges such as clock domain crossings, power optimization, and timing closure.
  • Hands-on experience with SoC system integration and multicore CPU subsystem design.
  • Strong knowledge of standard bus protocols (AXI, AHB, etc.) and embedded processor architectures.
  • Expertise in high-speed and low-power design techniques.
  • Proficiency in scripting (Python, TCL, etc.) for automation and design flow optimization.
  • Familiarity with industry-standard EDA tools: HDL simulators (VCS, Questa, IES), lint tools (Spyglass), and FPGA prototyping tools (Xilinx Vivado, Altera Quartus II).

Responsibilities

  • Architectural Leadership: Evaluate trade-offs across features, performance targets, power constraints, and system limitations.
  • Microarchitecture & RTL Development: Define and document microarchitecture for complex SoC IP blocks; implement RTL in Verilog/SystemVerilog, integrate at top level, and deliver synthesis- and timing-clean designs.
  • Verification Collaboration: Partner with verification teams to ensure comprehensive coverage and robust validation of all design aspects.
  • Timing & Physical Design Support: Develop and maintain timing constraints; guide physical design teams on synthesis, timing closure, and formal equivalence checks.
  • Silicon Bring-Up: Drive post-silicon validation, debug, and performance analysis.
  • Mentorship & Methodology: Mentor junior engineers and contribute to best practices for design methodology and quality.
  • Perform quality checks across RTL, timing, and power convergence.
  • Apply secure development practices to address security threat models and objectives.
  • Collaborate with IP providers for integration and validation at the SoC level.
  • Drive compliance for smooth IP-to-SoC handoff.

Benefits

  • We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.
  • Find more information about all of our Amazing Benefits here: https://intel.wd1.myworkdayjobs.com/External/page/1025c144664a100150b4b1665c750003
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service