Senior ASIC Verification Engineer

NvidiaAustin, TX
40d

About The Position

We are looking to hire a Chip Design Verification Engineer to join NVIDIA Chip Design group. The work environment is versatile, educational, dynamic and challenging as our employees are currently working on innovative, next-generation networking devices at the forefront of technology in terms of performance and power efficiency. Our team is at the heart of this challenge, verifying the industry-leading, high-performance network switching ASICs that form the backbone of the world's most advanced AI data centers. We are seeking a senior verification engineer to help us ensure the quality and correctness of this critical technology.

Requirements

  • B.SC./ M.SC. in Computer Engineering /Electrical Engineering/Communication Engineering or equivalent experience
  • 8+ years of proven experience in Design Verification.
  • Proven, hands-on experience verifying sophisticated network switching ASICs, with deep knowledge of core switching logic and advanced buffering architectures
  • Demonstrated ability to own verification strategy and execution from the block-level through full-chip (SoC) integration.
  • Sharp analytical and debugging skills with a track record of root-causing complex hardware, testbench, or software-driven issues.
  • Excellent organizational and communication skills, with the ability to manage priorities and negotiate solutions across design, verification, and architecture teams.

Nice To Haves

  • Deep experience verifying advanced traffic management (TM) and Quality of Service (QoS) features, such as complex schedulers, shapers, and congestion control mechanisms
  • Proven experience building performance-focused verification environments to measure and stress test latency, throughput, and fairness
  • Knowledge in SimVision and Xcelium

Responsibilities

  • Work in a combined design and verification team which develops core units within the Networking silicon.
  • Build reference models, verify and simulate chip blocks/entities according to specifications and performance requirements.
  • Work closely with multiple teams within organizations such as Architecture, Micro- Architecture, FW and Post-Silicon validation.
  • Lead the verification effort for core switching fabrics, packet buffering architectures, and traffic management subsystems, ensuring functional correctness and performance at scale.

Benefits

  • You will also be eligible for equity and benefits.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Senior

Industry

Computer and Electronic Product Manufacturing

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service