RISC-V CPU Microarchitecture / RTL

Tenstorrent
6d$100,000 - $500,000Remote

About The Position

Tenstorrent is leading the industry on cutting-edge AI technology, revolutionizing performance expectations, ease of use, and cost efficiency. With AI redefining the computing paradigm, solutions must evolve to unify innovations in software models, compilers, platforms, networking, and semiconductors. Our diverse team of technologists have developed a high performance RISC-V CPU from scratch, and share a passion for AI and a deep desire to build the best AI platform possible. We value collaboration, curiosity, and a commitment to solving hard problems. We are growing our team and looking for contributors of all seniorities. RISC-V CPU RTL owner will play a key role in developing next-generation CPU design. This position requires a deep understanding of CPU design including Architecture, RTL, Design Verification, Physical Design Flow. The ideal candidate will drive the unit specification, RTL design, and unit verification. This role is Remote, based out of The United States. We welcome candidates at various experience levels for this role. During the interview process, candidates will be assessed for the appropriate level, and offers will align with that level, which may differ from the one in this posting.

Requirements

  • Bachelor's, Master's, or PhD in Electrical Engineering, Computer Engineering, Computer Science, or a related field.
  • Proven track record of designing high-performance CPU RTL for x86, Arm, POWER, SPARC, or RISC-V.
  • Deep understanding of design verification strategy and trade-offs for verification methodology (simulation, formal, various checkers, etc…)
  • Deep understanding of CPU microarchitecture and PPA trade-off.
  • Proficiency in hardware description languages (HDLs) such as Verilog, SystemVerilog or VHDL.
  • Excellent problem-solving abilities and analytical skills.
  • Strong communication skills, with the ability to convey complex technical concepts to diverse audiences.
  • Ability to work collaboratively in a team-oriented environment and across multiple disciplines.

Nice To Haves

  • Basic understanding of RISC-V Architecture including V-extension is preferred.

Responsibilities

  • RISC-V CPU Unit Microarchitecture Specification: Define and develop microarchitecture specifications for the assigned unit (branch predictor, rename, instruction scheduling, vector execution, load/store, vector load/store support). The specification includes not only design, but also comprehensive analysis / strategy for verification and PPA (power, performance, area) closure.
  • RISC-V CPU Core Unit RTL Design: The candidate will be responsible for the quality of RTL including design verification and PPA closure. This includes writing RTL, reviewing / refining unit verification environment, applying right RTL optimization to control PPA.
  • AI Assisted Design Adaption: To maximize the team’s output, the candidate actively uses AI tools to accelerate the CPU design process.
  • Mentoring Junior Engineers: depending on a seniority of the engineer, the engineer may mentor junior members in the team.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Entry Level

Number of Employees

501-1,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service