Principal Signal and Power Integrity Engineer

Astera LabsSan Jose, CA
16h$203,000 - $250,000Onsite

About The Position

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com . At Astera Labs, we seek motivated Principal Signal and Power Integrity Engineers to work on our game-changing portfolio of connectivity products for Artificial Intelligence and Machine Learning applications. In this role, you will execute the SI planning, design, modeling, simulation, and lab validation with various system configurations. This position will be onsite.

Requirements

  • Strong academic/technical background in electrical engineering; Bachelor’s is required; Master’s preferred.
  • 8+ years of experience supporting or developing complex SoC/silicon products for Server and Networking applications.
  • 8+ years of hands-on high-speed SI/PI design, simulation, and measurement experience.
  • Have a proven track record with defining hardware system constraints and high-speed technology roadmaps.
  • Cross-functional design mentality with the electrical design community to develop systems.
  • Self-starting, professional, and hands-on work ethic that can execute intense research in a dynamic environment.
  • Proven track record solving problems independently, preferably as a tech lead.
  • Entrepreneurial, open-minded behavior, and can-do attitude.
  • Authorized to work in the US and start immediately.
  • Familiar with SI and PI design challenges for PCIe Gen5/6 and/or 224/448G Ethernet PCB and interconnects
  • 2D and 3D EM simulation experience with Cadence/Ansys/ADS/etc. toolsets
  • EM modeling of BGA and connector structures
  • High-speed SERDES channel simulation, and equalization
  • PI simulations with Ansys/Cadence toolsets
  • Familiar with VNA, TDR, real-time and sub-sampling oscilloscopes, etc.
  • Working knowledge of PCB fabrication limits and trade-offs
  • Familiar with industry-standard such as PCI-SIG, and IEEE802.3, especially Electrical sections.
  • Strong debugging, analysis, and problem-solving skills with experience leading root cause and correction action teams.
  • An inherent sense of urgency and accountability.
  • Must have the ability to multi-task in a fast-paced environment.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service