Google-posted 13 days ago
Full-time • Mid Level
Sunnyvale, CA
5,001-10,000 employees

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. As an Electrostatic Discharge (ESD) and Latch-Up (LU) sign-off Engineer, you will collaborate cross functional from IP selection to System design and everything in between to meet the needs of advanced technology nodes and deliver ASIC’s and SoC’s. You will drive engaged and reliable products by optimizing, analyzing, customizing, and verifying our reliability specifications. You will perform technical evaluations of EDA tools, process nodes, and IPs and provide recommendations. You will develop reliability solutions that enable IPs that provide an edge over competition. You will see these products through from inception to maturity to tapeout and mass deployment. The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world. We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

  • Drive design for ESD/LU at full-chip context including but not limited influencing physical design methodologies.
  • Influence IP selection by evaluating ESD requirements and formulate correct by construction approach.
  • Collaborate with the physical design, floorplan, and package teams to ensure reliability structures are planned and integrated.
  • Work with internal teams and external vendors to bring up ESD LU tools (e.g., path-finder, Calibre, ICV) for new projects.
  • Contribute to flows, checkers, reporting and any tooling around sign-off.
  • Bachelor's degree in Electrical Engineering or a related field, or equivalent practical experience.
  • 8 years of technical experience in physical design disciplines involving ESD (Electrostatic Discharge)/LU (Latch-Up) and advanced process technology nodes.
  • Experience with ESD analysis and signoff.
  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • Experience owning ESD sign-off and establishing ESD signoff methodologies, and bringing up ESD flows for new projects.
  • Experience driving the design for ESD convergence.
  • Experience in evaluating and selecting IP based on ESD considerations.
  • Knowledge of PowerEdge Raid Controller (PERC) checks, analysis and post silicon ESD and LU stresses.
  • Knowledge of silicon development milestones.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service