About The Position

QCT mixed-signal IP design team is looking for talented analog integrated circuit designers at various levels to help with designing high-speed, high-performance and low-power mixed-signal IPs (SerDes, DDR, PLL, DAC, ADC, sensors, etc.) for Qualcomm’s products targeted for 5G, AI/ML, compute, and automotive applications. QCT mixed-signal design team consists of architects and ASIC designers, protocol experts, signal processing engineers, and algorithm designers and we are looking for new talents in the area of analog circuit design for our ASICs.

Requirements

  • Master's degree in Electrical Engineering or related field.
  • Demonstrated interest in analog circuit design by course selections and/or work experience.
  • Experience working with ASIC design tools such as Cadence Virtuoso.
  • Bachelor's Degree in Electrical Engineering with 2+ years of experience with analog or mixed-signal integrated circuit design in nanometer planar CMOS or FinFET and 4+ years of ASIC design, verification, or related work experience.
  • 2+ years of experience using one or more design tools (e.g., CADENCE, SPICE, MATLAB, and/or Verilog/VHDL).

Nice To Haves

  • Several years of industry experience in the area of analog integrated circuit/system design.
  • Experience as an high speed analog designer of mixed-signal IPs, such as CTLE, CDR, PLL RXAFE, PLL, DAC, ADC
  • Familiar with Matlab and Python and good understanding of architecture, system and integration aspects for mixed-signal
  • Good understanding of design for yield and production challenges with high speed serial links
  • Good understanding of Signals and Systems, Sampled Domain signal processing a plus

Responsibilities

  • Work in our analog design team for schematic capture and simulations and participate in architecture definition and analog/digital design partitioning.
  • Schematic capture and simulations in the Cadence Virtuoso tool suite.
  • Work with cross functional teams (i.e. layout and digital teams)
  • Work with testing team for silicon bringup and debugging

Benefits

  • competitive annual discretionary bonus program
  • opportunity for annual RSU grants
  • highly competitive benefits package
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service