Staff Physical Design Timing Engineer (STA)

LightmatterMountain View, CA
49d$196,000 - $215,000Hybrid

About The Position

We are hiring a Physical Design Timing Engineer to help drive backend digital execution for some of the leading photonics based interconnect solutions. You will work alongside a team of world-class scientists and engineers in defining how the system will be optimized and trailblaze problems that are new to the industry. If your passion is innovation, solving challenging technical problems and doing impactful work you should join our team. In this job you will be responsible for timing constraints development, STA and timing closure on leading edge CMOS technologies and flows. This includes synthesis through place and route, timing closure, and tapeout signoff.

Requirements

  • Bachelor's degree in Electrical Engineering or Computer engineering
  • A minimum of 8 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools
  • Experience in driving timing closure by effectively managing on-chip variation derates, optimizing multi-mode multi-corner constraints, and implementing robust clock tree building strategies
  • Well versed with scripting languages like TCL and Python, PERL, or Shell
  • Strong problem solving skills with attention to every technical aspect
  • Be a strong team player with clear and precise communication skills

Nice To Haves

  • Master's degree in Electrical Engineering or Computer engineering
  • A minimum of 6 years of hands-on experience in ASIC STA and timing constraints development, timing closure with Cadence or Synopsys tools

Responsibilities

  • Drive the STA sign-off for our flagship Silicon photonics chips at various technology nodes.
  • Analyze fab guidelines and work with the methodology team to incorporate sign off corners, margins, and derates into timing analysis flows and methodologies.
  • Collaborate with the architecture, RTL, and DFT teams to analyze the timing complexities and develop consolidated timing modes and constraints for synthesis, along with PnR and chip timing sign-off flows.
  • Analyze and understand the tradeoffs between power/performance and area goals to drive them into overall chip implementation flows.
  • Run full-chip STA and accurately project the timing summary across scenarios.
  • Leverage Tempus/PrimeTime to automate timing ECO generation for effective closure and support physical design implementation.
  • Document best practices and lessons learned to drive continuous improvements in future projects.

Benefits

  • Comprehensive Health Care Plan (Medical, Dental & Vision)
  • Retirement Savings Matching Program
  • Life Insurance (Basic, Voluntary & AD&D)
  • Generous Time Off (Vacation, Sick & Public Holidays)
  • Paid Family Leave
  • Short Term & Long Term Disability
  • Training & Development
  • Commuter Benefits
  • Flexible, hybrid workplace model
  • Equity grants (applicable to full-time employees)

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Industry

Professional, Scientific, and Technical Services

Number of Employees

251-500 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service