Cadence Systems-posted 1 day ago
$154,000 - $286,000/Yr
Full-time • Senior
San Jose, CA
5,001-10,000 employees

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. About Us Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. We apply our Intelligent System Design strategy to deliver software, hardware, and IP that turn design concepts into reality. Our customers are the world’s most innovative companies, delivering extraordinary electronic products—from chips to boards to systems—for dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace, industrial, and health. Join us and be part of a culture that values innovation, collaboration, and customer success. Position Overview Join our growing and dynamic IP team and help lead the proliferation of best-in-class Memory PHY IP products across a wide range of customers. This is a tremendous opportunity to work with an experienced team focused on the development and support of high-performance IP related to memory protocols such as DDR, LPDDR, HBM, and GDDR, and to engage with top technology companies making an impact in our world. We are seeking a Post Silicon Memory Product Engineer to support silicon bring-up, debug, and production ramp for advanced memory IP solutions. This role is critical in ensuring successful integration of Memory PHY and Controller IP into customer systems.

  • Serve as the primary technical contact for post-silicon bring-up and debug of Memory IP subsystems.
  • Support customer SOC and system integration, including ATE deployment and production ramp.
  • Collaborate with internal teams (Analog/Digital Design, DV, Program Management) to resolve technical issues.
  • Participate in silicon evaluations, demos, and onsite bring-up for tier-one customers.
  • Travel requirements : Approximately 10%
  • Provide integration training and recommendations to customers.
  • Analyze and resolve complex subsystem application or implementation issues.
  • Contribute to documentation, checklists, and collateral improvements for enhanced customer experience.
  • Leverage AI-powered tools and assistants to enhance productivity, improve decision making, and maintain high-quality customer deliverables.
  • Apply AI-powered analytics tools to extract insights, identify patterns, and generate actionable recommendations from complex datasets.
  • M.S. in Electrical/Computer Engineering (or similar) with 7+ years of experience, or Ph.D. with 5+ years of relevant experience.
  • Strong background in post-silicon bring-up and debug.
  • Experience working with DDR5/4/3, LPDDR5/4/3, HBM3/4, GDDR6/7 or similar IPs.
  • Hands-on experience with lab equipment for reproducing and debugging customer issues.
  • Ability to read schematics and participate in SI/PI reviews for customer board/package implementation.
  • Excellent problem-solving, presentation, and communication skills.
  • Exposure to STA and RTL flows would be beneficial.
  • Familiarity with advanced mixed-signal verification and system simulation tools is a plus.
  • Work on cutting-edge memory technologies impacting next-generation systems.
  • Collaborate with global teams and industry-leading customers.
  • Competitive compensation and benefits package.
  • Opportunities for career growth and technical leadership.
  • paid vacation and paid holidays
  • 401(k) plan with employer match
  • employee stock purchase plan
  • a variety of medical, dental and vision plan options
  • bonus, equity
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service