GlobalFoundries-posted 2 days ago
Full-time • Principal
Hybrid • Richardson, TX
5,001-10,000 employees

About GlobalFoundries: GlobalFoundries is a leading full-service semiconductor foundry providing a unique combination of design, development, and fabrication services to some of the world’s most inspired technology companies. With a global manufacturing footprint spanning three continents, GlobalFoundries makes possible the technologies and systems that transform industries and give customers the power to shape their markets. For more information, visit www.gf.com. Summary of Role: We’re seeking a CPU RTL design engineer with prior experience in creating structural RTL for one of the following: CPU, GPU, DSP, Interconnects, memory controllers or compute accelerators. As part of our team, you’ll have the opportunity to take ownership of CPU functional blocks and implement RTL, and work with verification and physical design engineers to ensure adherence to functional and physical project requirements. You’ll also mentor junior engineers in the art of RTL design. Our flexible hybrid work model—three days in the office, two remote—supports both in-person collaboration/mentoring and focused development time. Join us and put your skills, insight, and passion to work to redefine what’s possible

  • RTL design of one or many functional blocks based on the microarchitectural specification. Ownership includes the RTL design, implementation and convergence of the block to project requirements (performance, timing, power, area, schedule)
  • Support of the verification team for test bench development, test plan development and test content development, including performance verification
  • Work with physical design teams, and design for testability teams to implement and converge physical design and testability
  • Perform all activities in a safe and responsible manner and support all Environmental, Health, Safety & Security requirements and programs.
  • Minimum BS and 5+ years of relevant industry experience
  • Experience in structural data path and/or control logic design
  • Experience in at least one area of CPU microarchitecture
  • Experience with Verilog, System Verilog, or VHDL
  • Demonstrated debug capabilities with commercial simulators and wave viewing tools
  • Experience in working with physical design team on convergence for PPA
  • Good verbal and written communication skills to interface with performance modeling, verification and physical design team
  • Experience with low power design techniques
  • Experience using scripting languages and regular expressions
  • Programming experience with assembly, C, or C++
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service