Sr. Manager, SOC Verification

MicrochipChandler, AZ
5d$91,000 - $247,000

About The Position

As the SoC Verification Manager, you will be a critical leader in our dsPIC Microcontroller Business Unit, responsible for ensuring the functional integrity of our next-generation 32-bit MCU products. You will lead, mentor, and scale a high-performing team of 20+ verification engineers to execute complex verification strategies for SoCs featuring ARM and specialized proprietary cores. Your mission is to drive "First-Pass Silicon Success" by bridging the gap between architectural intent and silicon implementation through cutting-edge UVM and Formal methodologies.

Requirements

  • Education: Bachelor of Science in Electrical Engineering or Computer Science, with strong digital design fundamentals.
  • Experience: 12+ years in SoC Verification, with at least 5 years in a formal leadership or management role.
  • Domain Expertise: Proven track record of successful tape-outs for 32-bit Microcontrollers . Deep understanding of MCU peripherals (DMA, Timers, ADC/DAC interfaces, Security modules).
  • Processor Knowledge: Direct experience verifying SoCs with ARM cores (Cortex-M) and proprietary RISC-based architectures.
  • Methodologies: Expert-level command of SystemVerilog and UVM (Universal Verification Methodology). Strong hands-on experience with Formal Verification (Property Checking, Connectivity Checking) using tools like JasperGold or VC Formal.
  • Protocol Proficiency: In-depth knowledge of AMBA bus protocols (AHB, APB, AXI).
  • Verification Infrastructure: Experience defining coverage-driven verification (CDV) metrics and managing massive regression suites. Module level verification plan development, TB plan, TB development and fullchip integration of the module level TB, develop effective functional assertions and coverpoints.

Nice To Haves

  • Strong background in Gate-Level Simulations (GLS) and power-aware verification.
  • Experience with Post-Silicon Validation, customer support and its alignment with pre-silicon test plans.
  • Experience with analog mixed-mode (AMS) simulations.
  • Familiarity with functional safety standards (ISO 26262) for automotive MCU applications.

Responsibilities

  • Own the end-to-end verification strategy, from initial test plan development to final tape-out sign-off for multiple concurrent MCU projects.
  • Lead and develop a global team of 20+ engineers. Manage resource allocation, performance reviews, and technical career growth.
  • Define and refine scalable, reusable testbench architectures that support both simulation-based (UVM) and formal-based verification flows.
  • Drive the adoption of advanced techniques, including Formal Verification , Power-Aware Verification (UPF/CPF), and Hardware-Software Co-verification.
  • Partner closely with Architecture, RTL Design, Digital Signal Processing (DSP), and Physical Design teams to resolve complex integration issues and architectural bottlenecks.
  • Continuously improve verification efficiency through automation, Python/Perl scripting, and the integration of AI-driven verification tools.

Benefits

  • We offer a total compensation package that ranks among the best in the industry. It consists of competitive base pay, restricted stock units, and quarterly bonus payments.
  • In addition to these components, our package includes health benefits that begin day one, retirement savings plans, and an industry leading ESPP program with a 2 year look back feature.
  • Find more information about all our benefits at the link below: Benefits of working at Microchip
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service