Qualcomm-posted 4 months ago
$164,000 - $246,000/Yr
Full-time • Mid Level
San Diego, CA
5,001-10,000 employees

Qualcomm is a company of inventors that unlocked 5G ushering in an age of rapid acceleration in connectivity and new possibilities that will transform industries, create jobs, and enrich lives. But this is just the beginning. It takes inventive minds with diverse skills, backgrounds, and cultures to transform 5Gs potential into world-changing technologies and products. This is the Invention Age - and this is where you come in. We are looking for ASIC Design Verification Engineers with strong CPU, ASIC design and verification fundamentals and drive to innovate new solutions. This position under Qualcomm's Global SOC organization offers the rare opportunity to have real impact in shaping 5G product lines ranging from low power Snapdragon chips to the growing field of Machine Learning (AI/ML) and to Autonomous driving. We have crafted a team of exceptional engineers stretching around the globe, whose mission is to push the frontiers of what is possible today and define the platform for the future.

  • Develop Verification Plans: Understand design specifications and define the verification scope. Develop detailed test plans and verification infrastructure.
  • Execute Verification Tests: Implement and Execute verification test cases and debug complex issues. Implement and analyze System Verilog assertions and coverage (code, toggle, functional).
  • Collaborate with Teams: Work closely with architects, designers, and pre and post-silicon verification teams to accomplish tasks.
  • Innovate Solutions: Develop innovative solutions to verification challenges with minimal guidance. Ramp-up on new verification tools and methodologies. Explore innovative DV methodologies to continuously push the quality and efficiency of test benches.
  • Adhere to Standards: Maintain quality standards and best practices in test and verification processes.
  • Bachelor’s degree in Science, Engineering, or related field
  • Minimum 5+ years of design verification experience.
  • Good understanding of SystemVerilog/UVM based verification skills & experience with assertion & coverage-based verification methodology
  • Experience in handling verification from Test planning to Tapeout for large-size HW Design
  • Master’s degree in Science, Engineering, or related field
  • 7+ years industry experience with knowledge of SOC architecture, CPU architecture (ARM knowledge is helpful), DSP, AMBA Bus, DDR, GPU, Multimedia etc.
  • Exposure to ARM SBSA (Server Base System Architecture)
  • Experience with heterogenous multi-die system verification
  • Experience with D2D interfaces (e.g., UCIe, CXL) verification
  • Experience with pre-silicon emulation platform-based verification
  • Knowledge of Power design, architecture, and verification requirements
  • Displays a passion for debugging and strong problem-solving abilities
  • Experience with scripting languages such as Perl, Python is a plus
  • Assertion coding and converging on Formal tools, is a plus
  • $164,000.00 - $246,000.00 salary range
  • Competitive annual discretionary bonus program
  • Opportunity for annual RSU grants
  • Highly competitive benefits package designed to support success at work, at home, and at play
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service