SoC Power Architect, Devices and Services, Silicon

GoogleMountain View, CA
1d$183,000 - $271,000

About The Position

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Requirements

  • Bachelor's degree in Electrical Engineering or equivalent practical experience.
  • 10 years of experience in power management or low power design/methodology.
  • Experience with low power architecture and power optimization techniques (multi Vth/power/voltage domain design, clock gating, power gating, Dynamic Voltage Frequency Scaling (DVFS, AVS)).
  • Experience with full product delivery cycle (e.g., definition, architecture, design and implementation, testing, productization).

Nice To Haves

  • Master's degree or PhD in Electronics or Computer Engineering/Science, with an emphasis on computer architecture, performance and power analysis.
  • Experience with system-level power modeling, optimizations and analysis for one or more major SoC subsystems such as memory path, multimedia, etc.
  • Excellent written and verbal communication skills, with the ability to work with cross-functional teams to drive consensus and influence product decisions.
  • Exceptional leadership, organizational, communication, and persuasion skills.

Responsibilities

  • Lead the definition of power requirements for Tensor mobile SoCs to optimize Power-Performance-Area (PPA) under peak current and thermal constraints.
  • Own and drive cross-functional teams to deliver on competitive power KPIs for one or more major SoC IPs such as memory subsystem, multimedia subsystem, etc.
  • Propose and drive power optimizations throughout the design process from concept to mass productization.
  • Drive power-performance trade-off analysis for engineering reviews and product roadmap decisions.
  • Represent the status of SoC power to senior leadership team.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Senior

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service