Google-posted 1 day ago
$132,000 - $189,000/Yr
Full-time • Mid Level
Sunnyvale, CA
5,001-10,000 employees

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems. As a System on a Chip (SoC) Physical Design Engineer, you will collaborate with Register-Transfer Level (RTL), Design for Testing (DFT), Floorplan, and full-chip Sign off teams. Additionally, you will solve technical problems with innovative micro-architecture and practical logic circuits solutions, while evaluating design options with optimized performance, power, and area in mind. The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide. We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

  • Participate in the Physical Design of blocks for complex Tensor Processing Unit (TPU) chips.
  • Contribute to the design and closure of the subchip and individual blocks from Register-Transfer Level-to-Graphic Design System .
  • Collaborate with RTL/Design and Product Development teams to achieve the best Power Performance Area (PPA) possible. This includes conducting feasibility studies for new micro-architectures as well as optimizing runs for best Quality of Results (QoR).
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 4 years of experience with physical design.
  • Experience in physical design areas such as synthesis, place and route, Static Timing Analysis (STA), verification, or power analysis.
  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • Experience in block/subchip level PnR for complex SoC.
  • Experience with multiple-cycles of SoC in ASIC design.
  • Experience with scripting languages such as Perl, Python, or Tcl.
  • Experience with layout verification and design rules.
  • Experience in IP integration (e.g., memories, IO’s and Analog IP) with the knowledge of semiconductor device physics and transistor characteristics.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service