About The Position

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. As a Hardware and Silicon Validation Senior Staff Engineer at Marvell, you'll be helping to deliver high bandwidth over long distances. This team performs analog validations on amplifiers that drive optical electronic devices and receivers. We also validate silicon photonics, do upper electronic measurements and support the coherent digital signal programming unit. This is a niche area at Marvell, working with cutting edge technologies used by many internal and external customers around the world.

Requirements

  • Bachelor's degree in Computer Science, Electrical Engineering or related fields and 5-10 years of related professional experience.
  • Master's degree and/or PhD in Computer Science, Electrical Engineering or related fields with 3-5 years of experience.
  • Strong understanding of high-speed SERDES, equalization technique and PCIe protocols.
  • 6-10 years experience with High Speed IO testing, debugging and validation.
  • Strong lab skills with hands on experience, in system bring up, system testing and debug.
  • In-depth working knowledge of test equipment used for SERDES characterization (Scope, BERT, Network analyzer, etc.).
  • Strong analytical, problem-solving and communication skills.
  • Working knowledge of PCIe interface and characterization.
  • Working knowledge of board design; able to read board schematics and board layout.
  • Knowledge of SERDES modeling techniques.
  • Working experience with Perl or Python.

Nice To Haves

  • Working knowledge and experience on Ethernet and/or SAS/SATA SERDES is a definite plus.
  • Extensive knowledge of the physical and protocol levels (PIPE I/F, PCS, MAC) of one or more common high-speed interfaces is an asset.

Responsibilities

  • Manage PHY IP Validation in post-silicon environment including defining, documenting, executing, and reporting the overall PHY validation/test plan for Marvell storage devices.
  • Conduct lab-based silicon bring-up and unit test execution focused on PCIe Physical and PCS layer hardware and firmware functionality, while also extending to the protocol layer of the PCIe stack.
  • Perform high speed signal validation and analysis using various test equipment to measure Eye diagram/Jitter/BER. Analyze and debug issues on PHY protocol of storage interface (SATA, SAS, PCIe, Ethernet).
  • Troubleshoot failing tests using diagnostics, software tools, hardware analyzers, oscilloscopes, meters, logic/protocol analyzers.
  • Lead collaborative technical discussions to drive resolution on technical issues.
  • Work with cross-functional teams and external vendors to debug any post-silicon and/or customer issues related to PHY IPs.
  • Partner effectively with customers to address design issue and debug failure.

Benefits

  • flexible time off
  • 401k
  • year-end shutdown
  • floating holidays
  • paid time off to volunteer

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Industry

Computer and Electronic Product Manufacturing

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service