Advanced Micro Devices, Inc.-posted 28 days ago
Full-time • Mid Level
San Jose, CA
5,001-10,000 employees
Computer and Electronic Product Manufacturing

At AMD, our mission is to build great products that accelerate next-generation computing experiences-from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you'll discover the real differentiator is our culture. We push the limits of innovation to solve the world's most important challenges-striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career. THE ROLE: We are looking for a self-motivated senior design engineer to be part of a leading team to drive and improve AMD's abilities to deliver the highest quality, industry-leading technologies to market. As a key contributor, you will focus on RTL design and validation of high-speed interfaces such as chip-to-chip interconnect, both on system and on package, and highly configurable mufti-protocol PHYs. Continuous technical innovation to increase productivity, to heighten quality of results, and to foster career development is integral to the role.

  • Perform RTL design of the digital components.
  • Develop and validate timing constraints involving multiple clock domains while working with physical design to harden IP
  • Help lead and mentor other engineers to achieve project goals and organizational growth.
  • Work with a functional (design) verification team to meet coverage and quality standards.
  • Analyze/fix Lint and CDC/RDC errors of the components.
  • Guarantee quality/timely deliverables meeting project's schedule.
  • Help to improve and automate design process.
  • Support post-silicon product bring-up/debug.
  • Strong experience in designing digital components for high performance, low power SOC/FPGA.
  • Design of digital circuits and components using Verilog/System Verilog
  • Creating and maintenance of timing constraints for complex multi-clock designs
  • Debugging in digital and mixed-signal simulation environment.
  • Power-optimization of digital designs.
  • Multi-clock domain designs.
  • Logic synthesis, timing closure, logical equivalence checking and ECOs.
  • Scripting languages such as Perl, Tcl, or Python.
  • Collaboration with verification team.
  • Excellent verbal and interpersonal communication skills.
  • Excellent technical communications. Ability to produce technical documentation.
  • Exhibit strong ownership of tasks and responsibilities.
  • Bachelors or Masters degree in Electrical Engineering with relevant industry experience
  • Experience/Knowledge of High speed SerDes/Physical layer is a plus
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service