New College Grad - Senior Layout Engineer, DPG

Micron TechnologyBoise, ID
1d

About The Position

Design and Development: Create layout designs for critical circuits, ensuring compliance with process rules and schematic intent. Work closely with Design, Process, and CAD engineers to deliver solutions from floorplan through final design. Layout Verification: Perform verification tasks such as LVS (Layout vs. Schematic), DRC (Design Rule Check), and quality checks. Continuously improve verification tools and methodologies to ensure high‑quality layouts. Methods, Automation & Documentation: Tackle ambiguous problems; prototype solutions without a playbook; then codify them into guides/SOPs and share with the team. Contribute scripts (e.g., SKILL/Python) and layout method improvements to advance automation and drive measurable productivity gains. Integrate automated layout solutions to shape the future of layout design. On‑Time Delivery: Coordinate with global partners to meet predictable schedules and support tapeout/mask generation processes. Deliver block‑level layouts within specified timelines while maintaining quality standards. Project Management: Lead layout planning for assigned blocks or sub-projects; coordinate priorities, provide guidance to other engineers, and ensure schedule alignment. Mentor team members on layout techniques, verification protocols, and tool usage.

Requirements

  • Bachelor's Degree or equivalent experience in Electrical/Computer Engineering (or related).
  • Familiarity in layout tools and methodologies, including Cadence Virtuoso VXL and Calibre for DRC/LVS/Verifications.
  • Exposure to semiconductor custom/memory/analog layout.
  • Solid understanding of CMOS processes, design rules, and layout‑dependent effects.
  • Proven problem‑solving in ambiguity with high attention to detail and quality.
  • 5+ years of semiconductor custom/memory/analog layout experience with demonstrated block/project leadership, including mentoring and schedule management.

Nice To Haves

  • DRAM/LPDDR/HBM memory product layout background; familiarity with tapeout/mask generation flows.
  • Scripting (SKILL, Python) and experience building methodology/automation.
  • Strong collaboration skills across global, multi-functional teams; excellent written documentation abilities.

Responsibilities

  • Create layout designs for critical circuits, ensuring compliance with process rules and schematic intent.
  • Work closely with Design, Process, and CAD engineers to deliver solutions from floorplan through final design.
  • Perform verification tasks such as LVS (Layout vs. Schematic), DRC (Design Rule Check), and quality checks.
  • Continuously improve verification tools and methodologies to ensure high‑quality layouts.
  • Tackle ambiguous problems; prototype solutions without a playbook; then codify them into guides/SOPs and share with the team.
  • Contribute scripts (e.g., SKILL/Python) and layout method improvements to advance automation and drive measurable productivity gains.
  • Integrate automated layout solutions to shape the future of layout design.
  • Coordinate with global partners to meet predictable schedules and support tapeout/mask generation processes.
  • Deliver block-level layouts within specified timelines while maintaining quality standards.
  • Lead layout planning for assigned blocks or sub-projects; coordinate priorities, provide guidance to other engineers, and ensure schedule alignment.
  • Mentor team members on layout techniques, verification protocols, and tool usage.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Entry Level

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service