Senior Design Verification Engineer - QGOV

QualcommSan Diego, CA
68d$115,600 - $173,400

About The Position

The role involves familiarity with RTL design in Verilog and System Verilog, developing verification methodology to ensure a scalable and portable environment across simulation and emulation. The candidate will develop test plans to verify hardware building blocks, design macros, and standard interfaces such as PCIE, DDR, USB, I2C, and SPI. Responsibilities include owning end-to-end DV tasks from coding test benches and test cases, writing assertions, running simulations, and achieving all coverage goals. The position also requires exploring innovative DV methodologies (formal, simulation, and emulation-based) to continuously enhance the quality and efficiency of test benches. Additionally, the candidate will develop and maintain an emulation environment to collect metrics related to the emulation environment. This position requires full-time presence in San Diego, 5 days a week, and applicants must be U.S. citizens eligible for government security clearance.

Requirements

  • 5+ years of work experience with RTL/FPGA design (Verilog), embedded system architecture.
  • 5+ years of Design Verification, Emulation, and Debug experience with simulation and emulation and prototyping flows.
  • Relevant experience of 2-3+ years in any of the mentioned domains - Design/Verification/Implementation.
  • Bachelor's degree in Science, Engineering, or related field and 2+ years of ASIC design, verification, validation, integration, or related work experience, OR Master's degree in Science, Engineering, or related field and 1+ year of ASIC design, verification, validation, integration, or related work experience, OR PhD in Science, Engineering, or related field.

Nice To Haves

  • Knowledge of communication protocols such as AXI4-x, DDRx, PCIe, etc.
  • Strong System Verilog/UVM based verification skills & experience with assertion & coverage-based verification methodology.
  • Good understanding of chip-level functional model building.
  • Good understanding of OOP concepts.
  • Experience in HVL such as System Verilog, UVM/OVM & System C.
  • Knowledge of Behavioral and Structural models and familiarity with simulation environments.
  • Experience customizing and debugging make-based build flows and working with Xilinx’s Vivado tools.
  • Experience with cm tools such as Git and Gerrit.
  • Experience in formal/static verification methodologies.
  • Experience with emulation platforms – Palladium, Zebu, Veloce, FPGAs.
  • Experience with synthesizing and optimizing designs and verification components developed in synthesizable Verilog.
  • Experience with C/C++ DPI transactors and monitors.
  • Develop and maintain emulation environment to collect metrics related to emulation environment.
  • Develop environment to run verification test cases, OS boot, performance benchmarks and other vectors.
  • Design, develop, and maintain CAD infrastructure for silicon design teams enabling bring up, test and debug automations.
  • Execute verification plans, including design bring-up, DV environment bring-up, regression enabling for all features under your care, debug of the test failures.
  • Experience with debugging tools such as JTAG and lab test equipment such as logic analyzers, oscilloscopes, signal generators, etc.
  • Experience with GLS, and scripting languages such as Perl, Python.
  • Linux OS proficiency.

Responsibilities

  • Familiarity with RTL design in Verilog and System Verilog.
  • Develop verification methodology ensuring scalable and portable environment across simulation and emulation.
  • Develop test plans to verify hardware building blocks, design macros, and standard interfaces (PCIE, DDR, USB, I2C, SPI, etc.).
  • Own end-to-end DV tasks from coding test benches and test cases, writing assertions, running simulations, and achieving all coverage goals.
  • Explore innovative DV methodologies (formal, simulation, and emulation-based) to enhance quality and efficiency of test benches.
  • Develop and maintain emulation environment to collect metrics related to emulation environment.

Benefits

  • $115,600.00 - $173,400.00 salary range.
  • Competitive annual discretionary bonus program.
  • Opportunity for annual RSU grants.
  • Comprehensive benefits package designed to support success at work, at home, and at play.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Education Level

Bachelor's degree

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service