Senior Analog Mixed Signal ASIC Layout Engineer

The Charles Stark Draper LaboratoryCambridge, MA
Onsite

About The Position

Draper is an independent, nonprofit research and development company headquartered in Cambridge, MA, with over 2,000 employees. They tackle national challenges in military defense, space exploration, and biomedical engineering, delivering successful and usable solutions. Their multidisciplinary teams work collaboratively to foster innovation. The AMS ASIC team at Draper is seeking a motivated individual, preferably a senior-level engineer, to join their physical silicon design group. This group is responsible for creating complex analog layouts from schematics for ASICs used in national security, biomedical, and space applications. A successful candidate will contribute to ASIC development by creating custom analog layouts, floor planning entire chips, engaging in high-level problem-solving, and executing tape outs. The ideal applicant should be capable of independent problem-solving, effective communication across disciplines, and eager to learn new techniques. Understanding silicon processing and its effect on circuit performance, as well as basic analog circuits, is desired. Experience with reticle design and/or MPW aggregation is also of interest. While hybrid or remote work may be available, mandatory on-site work is required for this position.

Requirements

  • Proficiency in integrated circuit design
  • Understanding of integrated circuits, semiconductors, and general computer architecture
  • Ability to write detailed design specifications
  • Ability to manage small technical teams
  • Excellent verbal and written communication skills
  • Excellent mathematical skills
  • Excellent organizational skills and attention to detail
  • Excellent time management skills with the proven ability to meet deadlines
  • Strong analytical and problem-solving skills
  • Ability to prioritize tasks
  • Demonstrate strong organization, planning, and time management skills to achieve program goals
  • Bachelor's degree in Engineering, or related field
  • 5-7 years of experience with a bachelor's degree, or 3-5 years of experience with a master's degree, or 0-2 years of experience with a PhD in ASIC Hardware Engineering or related
  • Applicants selected for this position will be required to obtain and maintain a government security clearance

Nice To Haves

  • Experience with low power circuit design
  • Experience with CMOS advanced nodes below 32nm
  • Experience with radiation-hardened electronics
  • Experience with the Cadence (Virtuoso, Pegasus), Siemens (Calibre), and Keysight (SOS) toolsets
  • Proficiency in implementing analog designs into full custom layout (PLLs, DACs/ADCs, high speed SerDes, bandgaps, ESD/IO, and more)
  • Ability to recognize layouts vulnerable to failure and ways to fix (ESD/LU, DFM, etc.)
  • Fluent in layout effects and how circuit performance can be affected (NW proximity, length-of-diffusion, implant shadowing, EM/IR, self-heating, coupling capacitance, matching techniques, etc.)
  • Experience with understanding and debugging DRC, LVS, PM, and other physical verification tools and methodologies
  • Ability to operate independently with some oversight, attempting to solve problems by themselves before asking for help
  • Experience with chip level/top down floor planning
  • Ability to communicate technical information and issues across disciplines
  • Preferred experience with automation tools (Cadence ModGen/autorouter/EAD, Innovus, etc), and methods for transferring data between domains (abstract/LEF)
  • Understanding of how revision control software operates (SOS, git, SVN, etc)
  • Able to motivate themselves and operate independently
  • Ability to mentor others and willingness to be mentored
  • Experience operating in a Linux environment
  • Preferred experience with scripting (SKILL, SVRF, tcl)
  • Experience with FinFET processes, 22nm to 7nm and below
  • Preference for experience with GAAFET processes and/or photonics processes
  • High preference for experience with reticle design and/or MPW aggregation

Responsibilities

  • Design and simulate circuits at transistor-level to implement architecture and requirement specifications
  • Contribute to system-level design
  • Optimize hardware designs for performance, power, and cost
  • Evaluate the hardware feasibility of complex algorithms and requirements
  • Independently contribute to complex chip architectures and designs
  • Independently drive solutions to complex problems - develop requirements, propose ways forward when customer requirements are unclear or incomplete, and adapt appropriately to changes in requirements
  • Contribute to business development and proposal activities
  • Develop, document, and teach best practices to less experienced engineers
  • Perform or guide physical layout, including floor-planning, and simulate circuits using extracted parasitics.
  • Perform other duties as assigned

Benefits

  • Workplace flexibility
  • Employee clubs ranging from photography to yoga
  • Health workshops
  • Finance workshops
  • Off site social events
  • Discounts to local museums and cultural activities
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service