Physical Design Engineer

Broadcom CorporationSan Jose, CA
28d$120,000 - $192,000

About The Position

The ASIC Products Division at Broadcom has developed some of the most complex IC solutions and technologies over the last two decades. Our products power the internet in areas such as machine learning, cloud computing, wireless infrastructure, and networking. We develop some of the most advanced technologies in the industry encompassing 3D and 2.5D interconnects. We are seeking a design engineer with physical layout skills to develop our next generation products with a focus on parallel interfaces. The job requires aspects of a successful layout engineer, an electrical background, a strong interest in 2.5D and 3D IC development, and new technology pathfinding. The candidate will work on a mix of customer products and development of new interconnect technologies and IP for MCM, 2.5D, and 3D ICs, working alongside R&D, IP development, customers, and manufacturing partners. This is an exciting opportunity to develop new ideas, design the next generation of leading edge ASIC products, and work on the most advanced technologies in the industry.

Requirements

  • Independent, self-starter who can work across a worldwide organization and customer base.
  • Ability to manage multiple concurrent customers under short timelines.
  • Comfort with providing guidance and direction with incomplete information.
  • Experience with various IC, Package and PCB layout databases and tools.
  • Strong TCL, Python scripting experience to automate routine tasks.
  • Bachelor's degree in Electrical Engineering or Computer Science and 8+ years related work experience or a Master's degree in Electrical Engineering or Computer Science and 6+ years related work experience.

Responsibilities

  • Design implementation and physical layout implementation of power grids, 2.5D and 3D die-die interconnects.
  • DRC, LVS, and electrical checking.
  • Ability to automate common processes and design steps.
  • Development of high-speed signal interconnects working alongside SI and PI engineers.
  • Electrical analysis and optimization of ubump and RDL patterns.
  • Evaluation and development of new 2.5D and 3D interconnect technologies.
  • Technology and testchip roadmapping with a focus on advanced packaging.

Benefits

  • Medical, dental and vision plans
  • 401(K) participation including company matching
  • Employee Stock Purchase Program (ESPP)
  • Employee Assistance Program (EAP)
  • company paid holidays
  • paid sick leave and vacation time
  • The company follows all applicable laws for Paid Family Leave and other leaves of absence.

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Industry

Computer and Electronic Product Manufacturing

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service