TSMC-posted 2 months ago
$153,000 - $250,000/Yr
San Jose, CA
5,001-10,000 employees

We are seeking a highly skilled and motivated Analog & Mixed-Signal / 3DIC Design Flow Engineer to lead development of Integrated Voltage Regulator (IVR) flows for advanced 3DIC technologies. This role is critical to enabling efficient power delivery for AI and HPC workloads. The engineer will design and implement 3DIC-compatible analog flows by collaborating with third-party electronic design automation (EDA) tool vendors, analog/digital/3DIC design teams, model teams, advanced/3DIC technology teams and worldwide customers, and drive system-level integration into GPU and SoC platforms. The position requires deep expertise in analog/mixed-signal design, 3DIC integration, and EDA tool enablement.

  • Develop AMS/3DIC design flows compatible with TSMC PDKs, focusing on IVR integration.
  • Construct schematic and simulation methodologies for 3DIC analog design.
  • Collaborate with EDA vendors to enable and enhance tool features, building customized design scripts.
  • Deliver flows optimized for large-scale GPU/SoC integration to support customer tape-outs.
  • Work with cross-functional teams (3DIC, analog, digital, model, process R&D) to define specifications and requirements.
  • Stay current with emerging trends in IVR, AMS, and 3DIC to shape future design methodologies.
  • Master's or Ph.D. in Electrical Engineering, Computer Engineering, or related field.
  • 15+ years of proven experience in analog and mixed-signal design with PMIC/IVR focus.
  • Strong knowledge of 3DIC design integration and analog flow development.
  • Proficiency with Cadence/Synopsys/Ansys and other AMS/3DIC EDA tools (schematic, layout, simulation, extraction).
  • Strong analytical and problem-solving skills for design and CAD issues.
  • Effective collaboration and communication skills across global teams.
  • Programming skills in Python, Perl, SKILL, TCL, or Shell for design automation.
  • Experience with Verilog/Verilog-A/AMS or other chip behavior modeling.
  • Knowledge of PDN extraction, SI/PI, thermal, and reliability analysis (Totem, Voltus-Fi, Redhawk, Celsius, etc.).
  • Exposure to API development for EDA tool integration.
  • Knowledge of machine learning techniques for design optimization.
  • Market competitive pay
  • Allowances
  • Bonuses
  • Comprehensive benefits
  • Extensive development opportunities and programs
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service