Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com . Role: You will be responsible for formal verification of high-performance design IPs/interconnects and memory subsystems that form the backbone of cloud and hyperscaler computing platforms. You will have direct impact on our design verification methodologies to improve design quality and enable on-time delivery of our products. You will be part of a world-class team that enables the next generation of generative AI and cloud hardware platforms. You will work closely with our silicon architects, design and verification engineers to architect and implement formal verification testbenches for complex microarchitectures and help develop and deploy state-of-the-art formal verification tools and methodologies.
Stand Out From the Crowd
Upload your resume and get instant feedback on how well it matches this job.
Career Level
Intern
Education Level
No Education Listed
Number of Employees
251-500 employees