Marvell-posted 3 months ago
$194,290 - $291,000/Yr
Full-time • Senior
Santa Clara, CA
5,001-10,000 employees
Computer and Electronic Product Manufacturing

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. Marvell Custom Solutions develops cutting-edge solutions for large AI, cloud data center, and telecom customers. The SoCs encompass best-in-class performance, advanced die-to-die and packaging technology, and optimized low-power techniques. As part of the Marvell Data Center Design Verification Team, you will verify all of the circuitry that goes inside our chips for the general market and for specific customers. These chips use highly advanced technology to facilitate data transfers at high speeds, and you will help verify that each design meets our customers' specifications whether they're a major hyperscaler company or telecom organization, etc.

  • Lead a small team of engineers to define and design Marvell PCIe gen7 IP development that can be deployed across different SoC usage and configuration
  • Work closely with verification team to enable PCIe testbenches that enable robust and ease of integration into different SoCs verification environments
  • Drive key test logic that allow effective debugging both in pre-silicon validation and post silicon debug and bring up
  • Own and debug failures in both verification and validation platforms to root-cause problems
  • Coach and mentor junior engineers of the team when necessary to achieve successful project outcomes
  • Bachelor's degree in Computer Science, Electrical Engineering or related fields and 17+ years of related professional experience, OR Master's degree in Computer Science, Electrical Engineering or related fields with 12+ years of experience, OR PhD in Computer Science, Electrical Engineering or related fields with 10+ years of experience
  • Strong background in PCIe protocol and application with at least 10 years of experience in leading role of design definition and implementation both at IP and SoC level in this area
  • Strong background in SoC design flow and methodology
  • Knowledgeable in how IP and SoC design can be verified at verification and pre-Si validation to achieve full functionality
  • Must have effective interpersonal and teamwork skills
  • Participate in problem solving and quality improvement activities
  • Demonstrate initiative and a bias for thoughtful action
  • Grounded, detail-oriented, always backs up ideas with facts
  • Flexible time off
  • 401k
  • Year-end shutdown
  • Floating holidays
  • Paid time off to volunteer
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service