Altera-posted 3 months ago
$142,600 - $206,500/Yr
Full-time
San Jose, CA

Altera is responsible for High-Speed Protocol IP development, which includes participating in high-level product specifications, logic/RTL design and implementation, RTL verification, IP FPGA validation and debugging. As Lead DV Engineer focusing on IP Verification & Validation, you will be responsible for carrying out design validation for Altera next generation IP's across the Altera FPGA IP product portfolios. The charter of IP verification & validation team is to verify and validate the IP for robust functionality from functional simulation. The verification and validation areas encompass IP's for high-speed transceiver protocols (Preferred – Ethernet/Security). Create comprehensive verification and validation plan based on IP/FPGA architecture specifications and carry out all the IP validation tasks. The plan encompasses functional, system level and hardware verification and validation perspectives. Developing IP/subsystem/system level testbench, create tests, and necessary coverage goals based on specification to verify the implementation. Writing directed and random test cases, debugging failures, filing and closing bugs. Review verification and validation results against the coverage goals. Writing, analyzing and achieving coverage metrics. Work with cross-functional teams and prepare/support IP functional validation tests for IP bring-up on actual FPGA development kits. Creating and establishing IP subsystem/solution validation coverage strategy and standardized framework, drive system test design implementation and overall IP system validation on HW, maximizing FPGA hardware capability to bring substantial improvement to IP quality & usability for Altera FPGA IP product portfolios. Developing verification and validation tools and flows, as needed. Apply advanced techniques to achieve verification and validation with the highest quality, productivity, and time-to-market.

  • Carry out design validation for Altera next generation IP's across the Altera FPGA IP product portfolios.
  • Create comprehensive verification and validation plan based on IP/FPGA architecture specifications.
  • Develop IP/subsystem/system level testbench, create tests, and necessary coverage goals based on specification.
  • Write directed and random test cases, debug failures, file and close bugs.
  • Review verification and validation results against the coverage goals.
  • Write, analyze and achieve coverage metrics.
  • Work with cross-functional teams and prepare/support IP functional validation tests for IP bring-up on actual FPGA development kits.
  • Create and establish IP subsystem/solution validation coverage strategy and standardized framework.
  • Drive system test design implementation and overall IP system validation on HW.
  • Develop verification and validation tools and flows as needed.
  • BS/MS in Electrical Engineering, Computer Engineering or a closely related field of study.
  • 12 years of industry experience.
  • 12+ years of experience developing verification collateral in Verilog, System Verilog and UVM.
  • 7 years with Ethernet/Security (MACSEC) protocol verification is required.
  • 7 years in UVM Fluency is a must.
  • 7 years prior work experience with complex coverage driven random constraint UVM environments.
  • 7 years of experience with High level Specification into test plan and developing tests cases.
  • 7 years of experience of debugging skills to narrow down and isolate issue between RTL design and testbench or test case.
  • Good communication skills.
  • Incentive opportunities that reward employees based on individual and company performance.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service