Design Verification Engineer

Quest GlobalSan Jose, CA
14h$140,000 - $170,000Onsite

About The Position

Quest Global delivers world-class end-to-end engineering solutions by leveraging our deep industry knowledge and digital expertise. By bringing together technologies and industries, alongside the contributions of diverse individuals and their areas of expertise, we are able to solve problems better, faster. This multi-dimensional approach enables us to solve the most critical and large-scale challenges across the aerospace & defense, automotive, energy, hi-tech, healthcare, medical devices, rail and semiconductor industries. We are looking for humble geniuses, who believe that engineering has the potential to make the impossible possible; innovators, who are not only inspired by technology and innovation, but also perpetually driven to design, develop, and test as a trusted partner for Fortune 500 customers. As a team of remarkably diverse engineers, we recognize that what we are really engineering is a brighter future for us all. If you want to contribute to meaningful work and be part of an organization that truly believes when you win, we all win, and when you fail, we all learn, then we’re eager to hear from you. The achievers and courageous challenge-crushers we seek, have the following characteristics and skills

Requirements

  • Master’s degree (or foreign equivalent) in Computer Engineering, Electrical Engineering, or related field, PLUS two (2) years of experience in the job offered or a related position. Experience must include demonstrable knowledge of: Verilog/SystemVerilog; UVM; Constrained Random Verification; System Verilog assertions; Coverage; C/C++; Python; AMBA AXI, and; Debugging skills.
  • Travel to unanticipated client locations throughout the U.S., approximately 30% as required.
  • Any suitable combination of education, training, or experience is acceptable.

Nice To Haves

  • Familiarity with ARM cores, formal verification, SV DPI-C is a plus.
  • Experience with AMS/Low Power verification techniques and verifying mixed signal ICs a plus.
  • Good knowledge of EDA tools. Experience with signal processing and FPGA based prototyping a plus.

Responsibilities

  • Design Verification of SOCs with embedded ARM CPUs, DSPs, DDR3, peripherals and interconnect protocols such as AHB, AXI, PCI Express etc.
  • Strong in HVL (UVM / SystemVerilog / OVM), C/C++, Perl, TCL programming/scripting skills, verification methodologies and flows.
  • Strong in constraint random verification, assertion writing, coverage analysis, debugging.
  • Must be a team player with good oral and written communication skills.
  • Self-motivated with the ability to work independently and interface effectively with engineers across divisions and remote locations

Benefits

  • health insurance
  • paid time off
  • retirement plan
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service