Google-posted about 1 month ago
$156,000 - $229,000/Yr
Full-time • Mid Level
Sunnyvale, CA

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems. In this role, you will play a pivotal part in improving the power efficiency of our Tensor Processing Units (TPUs). You will drive power efficiency for our TPU designs, starting from building power models to proposing novel power optimization techniques. You will utilize background in modeling and optimizing chip power, as well as have an understanding of system level power considerations and tradeoffs. The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide. We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

  • Define best practices and methodologies to achieve low-power RTL designs.
  • Investigate, specify, and deploy architectural and microarchitectural power optimization techniques.
  • Collaborate with cross-functional software and system teams to create novel power management architectures.
  • Contribute to design power modeling and drive convergence to power goals.
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 5 years of experience in logic design, digital ASIC, or SoC design.
  • Experience with RTL (Register Transfer Level) design using Verilog or SystemVerilog.
  • Experience with low-power design or power reduction methodologies/techniques.
  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • Experience defining and implementing chip-wide power management architectures and designs.
  • Experience in power modeling, measurement, and correlation across the pre- and post-silicon phases.
  • Understanding of modern power and thermal management techniques at both the silicon and system levels (including DVFS, Turboing, Thermal Management, and system-level tradeoffs).
  • Ability to solve open-ended power and performance problems under ambiguity.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service