CPU Gate Level Synthesis Engineer

AppleSanta Clara, CA

About The Position

Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hard-working people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products! The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver groundbreaking Apple products! Apple’s Silicon Engineering Group (SEG) is looking for a hardworking engineer for our CPU Gate Level Synthesis role to assess and optimize design quality. In this role, the candidate would be a part of Apple’s industry-leading CPU design team, working in a multi-functional role to ensure that our CPUs meet the highest standards for performance, power and area. DESCRIPTION As a CPU Gate Level Synthesis Engineer, you will drive the early-stage development of high-performance, low-power digital designs for cutting-edge high-performance CPUs. This role involves running RTL to gate level synthesis and finding opportunities to optimize timing, power, and area for micro-architectural features. You will collaborate with cross-functional teams to implement synthesis methodologies, constraint development, DFT integration, RTL optimization and power analysis. Responsibilities include but are not limited to: • Early RTL health assessment to detect potential timing/gate-depth issues and collaborating with the RTL & physical design teams in exploring solutions • Early stage power estimation and validation for new micro-architectural features • Enhancing synthesis flows for good correlation to post-route to ensure high fidelity of synthesis-based feedback • Work closely with DFT teams to ensure seamless integration of scan chain, ATPG, and MBIST into the synthesis flow • Partner with timing team to enable constraints generation at top levels • Debug and resolve timing, power, and area issues, ensuring efficient and scalable designs • Track and analyze PPA trends through project cycle

Requirements

  • Minimum BS and 10+ years of relevant industry experience Experience in digital logic design, RTL synthesis, and physical design

Nice To Haves

  • The ideal candidate should possess CPU implementation experience Proficiency in scripting languages (Tcl, Perl, Python) for automation and flow optimization
  • Strong problem-solving, debugging, and collaboration skills in a fast-paced environment

Responsibilities

  • Early RTL health assessment to detect potential timing/gate-depth issues and collaborating with the RTL & physical design teams in exploring solutions
  • Early stage power estimation and validation for new micro-architectural features
  • Enhancing synthesis flows for good correlation to post-route to ensure high fidelity of synthesis-based feedback
  • Work closely with DFT teams to ensure seamless integration of scan chain, ATPG, and MBIST into the synthesis flow
  • Partner with timing team to enable constraints generation at top levels
  • Debug and resolve timing, power, and area issues, ensuring efficient and scalable designs
  • Track and analyze PPA trends through project cycle

Stand Out From the Crowd

Upload your resume and get instant feedback on how well it matches this job.

Upload and Match Resume

What This Job Offers

Job Type

Full-time

Career Level

Mid Level

Number of Employees

5,001-10,000 employees

© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service