ASICS Design Verification Engineer

QualcommSan Diego, CA
1d

About The Position

As a leading technology innovator, Qualcomm pushes the boundaries of what's possible to enable next-generation experiences and drives communication and data processing transformation to help create a smarter, connected future for all. The team is responsible for the complete verification lifecycle, from system-level concept to tape out and post-silicon support. The responsibility of the position involves comprehensive pre-silicon test planning for digital power IP's, its testbench development using the advanced verification methodology such as SystemVerilog-UVM, coverage development, assertion model development and formal verification (property checking). Learn and deploy power-aware UPF verification flow and methodology. Involve in developing automation to improve verification efficiency.

Requirements

  • Bachelor's degree in Engineering, Science, or a closely related field
  • 2+ years of experience with ASIC design and verification tools, techniques, and methodology

Nice To Haves

  • Master’s degree in Computer Science, Electrical Engineer, Computer Engineering, or a closely related field
  • 6+ years of experience with ASIC design and verification tools, techniques, and methodology
  • 6+ years of experience with digital design concepts and RTL languages such as SystemVerilog or Verilog, or VHDL.
  • 6+ years of experience with computer architecture fundamentals, Object-oriented programming concepts and C or C++ programming skills.
  • 6+ years of experience with developing block-level testbench environment using SystemVerilog
  • 6+ years of experience with verification methodologies through coursework or past experiences such as UVM or OVM and exposure to Assertion based Formal Verification
  • 6+ years of experience with scripting/automation skills using either Perl or python
  • Experience with AMBA Bus protocol (AXI/AHB/APB etc) is desirable (not mandatory)
  • Knowledge or experience with Assertion Based Formal Verification is desirable (not mandatory)

Responsibilities

  • comprehensive pre-silicon test planning for digital power IP's
  • testbench development using the advanced verification methodology such as SystemVerilog-UVM
  • coverage development
  • assertion model development
  • formal verification (property checking)
  • Learn and deploy power-aware UPF verification flow and methodology
  • Involve in developing automation to improve verification efficiency

Benefits

  • competitive annual discretionary bonus program
  • opportunity for annual RSU grants
  • highly competitive benefits package
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service