Atos-posted 2 months ago
Full-time • Senior
Bangalore, IN
5,001-10,000 employees
Professional, Scientific, and Technical Services

Eviden, part of the Atos Group, with an annual revenue of circa €5 billion, is a global leader in data-driven, trusted and sustainable digital transformation. As a next generation digital business with worldwide leading positions in digital, cloud, data, advanced computing and security, it brings deep expertise for all industries in more than 47 countries. By uniting unique high-end technologies across the full digital continuum with 47,000 world-class talents, Eviden expands the possibilities of data and technology, now and for generations to come. The role of ASIC Verification Lead involves integrating the ASIC functional verification team, focusing on ASICs developed for network controllers, routers, and cache coherence controllers targeting Bull high-end servers and Bull high-performance servers. The position requires using Constraint-Random, Coverage Driven functional verification methodologies within the UVM verification framework to ensure comprehensive verification of complex ASICs.

  • Acquire knowledge of the architecture and microarchitecture of the ASIC by studying specifications and interacting with the architecture and logical design teams.
  • Participate in defining overall verification strategies and methodologies, and the required simulation environments. Develop, maintain and publish verification specifications.
  • Write and perform closely test plans with the logical design team.
  • Develop coverage models and verification environments using UVM-SystemVerilog / C ++.
  • Monitor, analyze and debug simulation errors.
  • Monitor and analyze simulation coverage results to improve tests accordingly thereby achieving coverage targets on time.
  • Submit recommendations on tools and methodologies to develop to improve productivity.
  • Mentor junior engineers on how to produce a maintainable and reusable code across projects.
  • Participated in the successful verification of a complex SoC or ASIC.
  • Mastering UVM or equivalent verification methodology.
  • Proficient developer of Constraint-Random / Coverage-Driven verification environments in SystemVerilog / C ++ (drivers / monitors, constraint random tests, checkers and self-checking models and coverage models written in SystemVerilog-Covergroup / SVA).
  • Strong knowledge of simulation tools and coverage database visualization tools.
  • Developed test plans that helped identifying sharp functional defects.
  • Efficiency in problem solving by rapidly identifying their root cause and developing patches or workarounds under tight timing constraints.
  • Experienced in improving processes and methodologies.
  • Experience in managing tasks for a small team.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service