Meta-posted 25 days ago
Full-time • Entry Level
Sunnyvale, CA

Meta Platforms, Inc. (Meta), formerly known as Facebook Inc., builds technologies that help people connect, find communities, and grow businesses. When Facebook launched in 2004, it changed the way people connect. Apps and services like Messenger, Instagram, and WhatsApp further empowered billions around the world. Now, Meta is moving beyond 2D screens toward immersive experiences like augmented and virtual reality to help build the next evolution in social technology. To apply, click “Apply to Job” online on this web page.

  • Develop and execute verification plans for ASIC designs, ensuring comprehensive coverage and validation of design specifications.
  • Collaborate with design engineers to understand design intent and identify potential verification challenges.
  • Create and maintain testbenches and test cases using industry-standard verification languages and methodologies (e.g. SystemVerilog, UVM).
  • Perform simulation and debugging of ASIC designs to identify and resolve functional issues.
  • Analyze and document verification results, providing feedback and recommendations for design improvements.
  • Participate in design and verification reviews, contributing to the continuous improvement of verification processes and methodologies.
  • Work closely with cross-functional teams, including design, architecture, and firmware, to ensure successful integration and functionality of ASIC designs.
  • Master's degree (or foreign equivalent) in Electrical Engineering, Computer Engineering or a related field
  • Requires completion of a university-level course, research project, internship, or thesis in the following:
  • Developing and executing verification plans for digital designs
  • Using hardware description languages (e.g. Verilog) and verification languages (e.g. SystemVerilog) with in UVM (Universal Verification Methodology)
  • Creating and maintaining testbenches and test cases for ASIC verification
  • Debugging and resolving issues in digital designs through simulation and analysis
  • Understanding of digital design concepts and methodologies
  • Collaborating across design, emulation, and silicon validation teams for the development of robust test benches using SystemVerilog, and UVM methodologies
  • Using scripting skills in Python for test automation, environment setup, and process optimization
  • Utilizing EDA tools for simulation and verification (e.g. Cadence, Synopsys, Mentor Graphics)
  • Documenting verification processes and results for review and analysis and
  • Engaging in design and verification review to analyze verification results, identify design issues, provide technical feedback, and recommend improvements to verification strategies and test plans
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service