Google-posted 4 days ago
Full-time • Mid Level
San Diego, CA
5,001-10,000 employees

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

  • Drive architectural analysis for mempath traffic patterns, from collecting silicon traffic patterns for key tensor CUJs, to mapping them to presilicon CUJ estimates and closing correlation gaps.
  • Oversee end-to-end correlation from presilicon micro benchmark power estimates to CUJ modeling estimates, with a focus on architectural assumptions used for modeling.
  • Propose architectural features/requirements for mempath to improve overall KPIs.
  • Perform algorithm development, modeling, and analysis of various architecture approaches.
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
  • 8 years of experience with ASIC power management architecture.
  • Experience with hardware or software power control flows and methodology.
  • Master's degree or PhD in Electrical Engineering, Computer Engineering, or Computer Science, with an emphasis on computer architecture.
  • Experience with algorithmic development and prototyping software for power management.
  • Experience with power components, power modeling, and power management techniques such as Voltage Frequency Scaling (DVFS/AVS), etc.
  • Experience modeling and validating in virtual prototyping and TLM environments.
  • Knowledge of the impact of software and architectural design decisions on power and thermal behavior of the system, such as thermal mitigation and scheduling, and cross-layer policy design.
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service