Google LLC-posted about 2 months ago
$132,000 - $189,000/Yr
Full-time • Mid Level
Mountain View, CA
5,001-10,000 employees
Web Search Portals, Libraries, Archives, and Other Information Services

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. In this role, you will be part of a team responsible for developing custom silicon solutions that power the future of Google's direct-to-consumer products. You will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration. Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

  • Define microarchitecture details, block diagrams, data flow, pipelines, etc.
  • Perform RTL development (SystemVerilog), and debug functional/performance simulations.
  • Perform RTL quality checks including Lint, CDC, Synthesis, UPF checks.
  • Participate in synthesis, timing/power estimation, and FPGA/silicon bring-up.
  • Communicate and work with multi-disciplined and multi-site teams.
  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 4 years of experience with RTL design using Verilog/System Verilog and microarchitecture.
  • Experience with a scripting language like Python or Perl.
  • Experience with ARM-based SoCs, interconnects and ASIC methodology.
  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
  • 6 years of industry experience with IP design.
  • Experience with methodologies for low power estimation, timing closure, synthesis.
  • Experience with methodologies for RTL quality checks (e.g., Lint, CDC, RDC).
© 2024 Teal Labs, Inc
Privacy PolicyTerms of Service