The High-Speed Interconnect Architect will define and engineer the architecture for advanced high-speed interconnect systems integral to next-generation AI servers and rack configurations. This entails the development of technologies such as high-speed backplanes (NVLINK, UALINK), co-packaged copper, high-speed cables, PCIe, CXL, OSFP, OSFP-X, 448G/lane technology, and sophisticated onboard connectors. The architect will ensure these solutions satisfy stringent demands for bandwidth, latency, signal integrity, scalability, and reliability within high-density AI and HPC environments. This position necessitates close collaboration with interdisciplinary teams and active participation in industry standardization bodies to propel innovation and adoption. This role is crucial for the realization of next-generation scalable, high-performance AI infrastructure through advancements in interconnect technology.
Stand Out From the Crowd
Upload your resume and get instant feedback on how well it matches this job.
Job Type
Full-time
Career Level
Mid Level
Number of Employees
5,001-10,000 employees